Descriptions & Requirements
We Are:
At Synopsys, we drive the innovations that shape the way we live and connect. Our technology is central to the Era of Pervasive Intelligence, from self-driving cars to learning machines. We lead in chip design, verification, and IP integration, empowering the creation of high-performance silicon chips and software content. Join us to transform the future through continuous technological innovation.
You Are:
As an ideal candidate & seasoned professional with a passion for innovation and a deep understanding of ASIC design and verification. You have a proven track record in developing high-level verification environments using System Verilog/UVM and possess a keen eye for detail. Your expertise in memory interface protocols like DDR and LPDDR sets you apart, and you excel in debugging and problem-solving skills. You are self-motivated and possess excellent communication skills, enabling you to work seamlessly within global teams. Your leadership abilities allow you to guide technical teams and enhance verification strategies and test environments, ensuring high-quality deliverables.
What You’ll Be Doing:
- Specify, design, and implement state-of-the-art verification environments for the DesignWare family of synthesizable cores.
- Perform verification tasks for IP cores, working closely with RTL designers.
- Drive ownership of critical areas of verification along with team of talented verification engineers.
- Develop and implement advanced test plans and test environments at both unit and system levels.
- Code and debug test cases, implementing complex checkers and assertions.
- Extract and review functional coverage (FC) and code coverage metrics, ensuring quality metric goals are met.
- Manage regressions and contribute to the continuous improvement of verification strategies and test environments.
The Impact You Will Have:
- Enhance the quality and efficiency of our verification processes, ensuring robust and reliable IP cores.
- Contribute to the development of cutting-edge technologies that power the Era of Smart Everything.
- Enable the creation of high-performance silicon chips and software content, driving innovation in various industries.
- Collaborate with a global team of experienced verification engineers, fostering a culture of knowledge sharing and continuous learning.
- Play a key role in the success of Synopsys' DesignWare IP Verification R&D team, contributing to our leadership in chip design and software security.
What You’ll Need:
- BS/MS in Electrical Engineering or Electronics and Communication Engineering with 8+ years of relevant experience.
- Proven experience in developing HVL (System Verilog/UVM) based test environments.
- Expertise in developing and implementing test plans, checkers, and assertions.
- Proficiency in extracting verification metrics such as functional coverage and code coverage.
- Experience with memory interface protocols (DDR, LPDDR) and IP design and verification processes.
Who You Are:
You are a detail-oriented, self-motivated individual with strong problem-solving skills. Your excellent communication skills enable you to work effectively within global teams. You possess deep knowledge of HDLs such as Verilog and scripting languages like shell/Perl/Python, and you thrive in a project and team-oriented environment.
The Team You’ll Be A Part Of:
You will be part of the DesignWare IP Verification R&D team at Synopsys, working closely with RTL designers and a global team of experienced verification engineers. This team focuses on developing state-of-the-art verification environments for synthesizable cores, contributing to the success of Synopsys' Design & Verification domain.
Rewards and Benefits:
We offer a comprehensive range of health, wellness, and financial benefits to cater to your needs. Our total rewards include both monetary and non-monetary offerings. Your recruiter will provide more details about the salary range and benefits during the hiring process.
Inclusion and Diversity are important to us. Synopsys considers all applicants for employment without regard to race, color, religion, national origin, gender, sexual orientation, gender identity, age, military veteran status, or disability.