Skip to content

General Information

Job Title
R&D Engineering-Sign Off, Principal Engineer- 15192
Job ID
15192
City
Boxborough
State/Province
Massachusetts
Date Posted
09-Feb-2026
Job Category
Engineering
Job Subcategory
R&D Engineering
Hire Type
Employee
Remote Eligible
No
Base Salary Range: $166000 - $249000

Descriptions & Requirements

Job Description and Requirements

As a member of the IP Digital Design Methodology team, you will work with global teams to define best in class ASIC design standards and flows and assist IP development teams. You will be involved with next generation SerDes and Memory interface controllers, PHYs, and subsystems.


We Are:

At Synopsys, we drive the innovations that shape the way we live and connect. Our technology is central to the Era of Pervasive Intelligence, from self-driving cars to learning machines. We lead in chip design, verification, and IP integration, empowering the creation of high-performance silicon chips and software content. Join us to transform the future through continuous technological innovation.

 

You Are:

You are an experienced ASIC Digital Signoff Engineer with a deep passion for developing cutting-edge technology and direct hands-on experience with EM and IR flows. With over 10 years of hands-on experience, you have honed your skills in high-speed digital IP cores and/or SOCs development. You have a solid understanding  of digital design flows and deep expertise in Static Timing Analysis (STA), Power Analysis, and EM/IR for advanced node designs. Your technical expertise is complemented by your ability to foster cross-functional collaboration, driving innovation and effective communication across global teams. Your analytical mind and problem-solving skills enable you to tackle complex challenges and deliver high-quality results. You are known for your clear and concise documentation, and your familiarity with Synopsys tools and high-speed interface protocols is a significant advantage.

 

What You’ll Be Doing:

  • Develop and deploy advanced node signoff methodologies for cutting-edge IP designs targeting different foundries.
  • Work with leading edge designs and teams to drive the industry best PPA for IP designs.
  • Evaluate and exercise various aspects of the development flow which include signoff timing, power, physical verification, EM/IR analysis, and ECO’s.
  • Develop and maintain best in class digital design methodologies, including documentation, scripts, and training materials.
  • Work as a liaison between EDAG tool and IP design teams.
  • Continuously improve and refine design processes to enhance efficiency and performance.

 

What You’ll Need:

  • BS or MS in EE with 10+ years of hands-on experience developing high-speed digital IP cores and/or SOCs.
  • Knowledge of IP deliverables, ASIC implementation and physical design flow and tools, memories, logic libraries, and PDK versions.
  • Direct hands-on experience with enabling advanced node Redhawk SC EM and IR flows.
  • Ability to facilitate cross-functional collaboration, including fostering innovation, improving communication, and driving results.
  • Good analysis, debugging, and problem-solving skills.
  • Solid written and verbal communication skills and the ability to create clear and concise documentation and provide trainings.
  • Familiarity with other Synopsys tools such as StarRC and ICV is a plus.
  • Working knowledge of high-speed interface protocols such as HDMI, MIPI, PCIe, SATA, Ethernet, USB, DP, and DDR is a plus.

 

The Impact You Will Have:

  • Drive innovation in high-speed digital IP core and Subsystem development.
  • Enhance the efficiency and effectiveness of our design and verification processes.
  • Contribute to the development of state-of-the-art technology that powers the next generation of intelligent systems.
  • Ensure the highest quality standards in the design and implementation of our products.
  • Facilitate seamless collaboration across global teams, fostering a culture of innovation and excellence.
  • Support the continuous improvement of our design methodologies and tools, staying at the forefront of industry advancements.

 

Who You Are:

You are a collaborative and innovative engineer with a strong technical background and a passion for excellence. You thrive in a dynamic environment and enjoy working with global teams to achieve common goals. Your ability to communicate effectively and your commitment to continuous improvement make you an invaluable asset to our team.

 

The Team You’ll Be A Part Of:

You will join the Interface IP Digital Design Methodology team, working with global teams to define best practice ASIC design standards and flows. This team is dedicated to supporting IP development teams and is involved with next-generation SerDes and Memory interface controllers, PHYs, and subsystems.

 

Rewards and Benefits:

We offer a comprehensive range of health, wellness, and financial benefits to cater to your needs. Our total rewards include both monetary and non-monetary offerings. Your recruiter will provide more details about the salary range and benefits during the hiring process.

 #L1-NK4

At Synopsys, we want talented people of every background to feel valued and supported to do their best work. Synopsys considers all applicants for employment without regard to race, color, religion, national origin, gender, sexual orientation, age, military veteran status, or disability.

In addition to the base salary, this role may be eligible for an annual bonus, equity, and other discretionary bonuses. Synopsys offers comprehensive health, wellness, and financial benefits as part of a competitive total rewards package. The actual compensation offered will be based on a number of job-related factors, including location, skills, experience, and education. Your recruiter can share more specific details on the total rewards package upon request. The base salary range for this role is across the U.S.